

# **Process Variation Aware FINFET based Digital Circuits Design**

Shikha Rai<sup>1</sup>, Umesh Dutta<sup>2</sup> <sup>1</sup>shikharai1303@gmail.com Electronic & communication engineering Manav Rachna International University, Faridabad, India

Abstract:- Finfet is a major device which is used for constructing an electronic circuit. It reduces the short channel effect and increases the chip area and density of transistor. In this paper, the objective is to increase the drive current by varying all the parameters of the device like the height of the fin, oxide thickness, doping concentration, and finding the better result by parameter variation. SRAM has become a major component in many VLSI chips due to its high storage density and small access time. SRAM can be used in many electronic gazets because of its low power and low voltage memory design. In recent years due to increased demand for notebooks, laptops, IC memory cards SRAMs are extensively used as both on chip and off-chip memories, because of their ease of use and low standby leakage current. The main objective of this paper is to evaluate the performance in terms of Power consumption, delay and SNM of existing 6T CMOS SRAM cell in 32nm and 22nm technology.

**KEYWORDS:** Finfet device, SRAM , PVT, Variability, Transistor sizing.

#### **I. INTRODUCTION**

Tri- gate FinFET is one of the most desirable alternative structures to be used on the industry scaling for future technology generations of 32 nm and beyond [1]. The tri-gate FinFET provides a symmetric device structure where the channel is linked by gate from three sides of the Si film. Since the gate control is increased, the need on the Si film thickness is used as compared to single gate or double gate FinFET. Compared to double gate FinFET, the Tri-gate FinFETs are better due to the increased gate control over the channel. So we can efficiently reduce the short channel effects and also further scaling is possible to meet the requirements. Several FinFET devices have been launched which can be used as replacement for CMOS transistors. In a FinFET transistor, the channel electrical potential is controlled by the voltage at the gate. Effectively, this reduces the SCE compared to CMOS transistors [5]. Another advantage of the FinFET is that the traditional MOSFET fabrication processes can be used. Fig. 1 shows the structure of a traditional trigate FinFET as developed by Intel. Here, the fin acts as a channel and terminates on both sides of the source and drain. A metal gate is formed over the Si

substrate, which controls the channel. Straddling of a metal gate over a Si-fin gives efficient gatecontrolled characteristics compared to MOSFET. Since the gate straddles the fin, the length of the channel is the same as the width of the fin. As there are effectively two gates around the fin, the width of the channel is twice the height of the fin. The height of the FinFET is equivalent to the width of the MOSFET. In order to attain the same area efficiency, the height of the fins should be half the fin pitch width.



Fig 1 structure of Intel's tri-gate FinFET [6]

# **II. LITERATURE REVIEW**

In [5] the design flow was presented for simultaneous Power minimization, Performance maximization and Process variation tolerance of nano-CMOS SRAM cells. Process variation analysis of the optimized cell was considered. In this paper, we have analyzed different tradeoffs involved in the design of FinFET based SRAM and optimized the performance of the cell for robustness. The analysis of SNM, RNM, WNM and static power variation with width of access. load and driver have been carried out. Further, the effect of process variation on the SRAM cell performance was analyzed using Monte Carlo simulation on HSPICE. The performance of a 6T FinFET based SRAM cell was analyzed using HSPICE CAD tool. In [16] the need for low power integrated circuits is well known because of their extensive use in the electronic portable equipment's. On chip SRAMs (Static Random Access Memory) determine the power dissipation of SoCs (System on Chips) in addition to its speed of operation. Hence it is very important to have energy efficient SRAMs. This paper proposes energy



efficient SRAM cells (6T and 5T) based on adiabatic principles and design modifications. Bulk of the energy in SRAMs is wasted during charging of the bit lines and discharging it to the ground during read and writes operations. It is proposed to use adiabatic approach to collect this energy and recycle it. Based on this thought process a separate and simple adiabatic driver circuit has been designed and used for bit line charging. It is shown that in 6T SRAM, a total energy of the order of 50% over a given period and around 80% during write cycle can be saved by the help of this driver.

### **III. DEVICE DESIGN AND SIMULATION**

This work calculates the impact on ION and IOFF currents of variations in process parameters for a set of predictive FinFET technologies from 32 nm to 22 nm. The main contribution of the present study is to identify relevant behavioral standards with respect to the use of FinFET technology in digital designs. In 22nm FinFET technology, the different parameter of the device has been varied to make the device much more efficient in terms of derive current. It is no longer enough to focus only on the threshold voltage fluctuations in the development of projects and TCAD tools considering the FinFET technology. It is necessary that TCAD tools and designers evaluate all electrical characteristics/ Parameters variation of the device:

| Thickness of<br>oxide in(nm) | I(drain)(on) Verse<br>V(gate)[0.5V] | I(drain)(off) |
|------------------------------|-------------------------------------|---------------|
| 1                            | 1.54x10^-09                         | 7.06 x 10-09  |
| 2                            | 1.46 x10-05                         | 1.16x10-08    |
| 4                            | 1.32x10-05                          | 2.71 x10-08   |
| 6                            | 1.23 x 10-05                        | 5.41x10-08    |



Fig.2 shows the variation of the drain current with oxide thickness.

The simulation carried out at different values of oxide thickness: 1nm, 2nm, 4nm, 6nm. It is seen that the ON current magnitude decreases with increase in the oxide thickness. The primary reason for this effect is the reduction in the value of effective electric field across the oxide.

# Eox=1/ (tox)

If oxide thickness (tox) increases, ON current decreases, off current is also increased because of reduction in effectiveness of the gate to channel coupling. Because of increase in the oxide thickness the gate terminal has less effective control on the channel due to increased oxide thickness & this is a primary cause for increase in the OFF current.

| Table (2) Height of fins |                                          |
|--------------------------|------------------------------------------|
| Height of<br>fins(um)    | I(drain)[A] verses<br>const V(gate)[0.5] |
| 0.02                     | 8.86x10-06                               |
| 0.04                     | 1.09 x10-05                              |
| 0.06                     | 1.28 x10-05                              |
| 0.10                     | 1.59x10-05                               |



Fig.3 shows the variation of the drain current with height of fins.

The simulation is carried out at different values of fin height: .02um, .04um, .06um, .10um. It is seen that if the fins height is increased, drain current also increases. OFF current is reduced and device becomes more efficient and gain is improved.

| Doping<br>Concentration<br>of S / D | I (drain)[A]<br>Verses const<br>V(gate)[0.5V] |
|-------------------------------------|-----------------------------------------------|
| 1e + 18                             | 4.30 x 10-06                                  |
| 1e + 19                             | 9.08 x 10-06                                  |
| Table (2) Daning concentration      |                                               |

Table (2) Doping concentration

This simulation is carried out at different values of doping concentration; the above table is that of the optimized results of the previous one optimized



value, of oxide thickness, fins height, and doping concentration. And the objective is to increase the derive current and reduce the OFF current by varying the above parameters. The table below is the optimized result.



Fig. 4 shows the variation of drain current with doping concentration of finfet device.

| Table.4 Final opt | imized result of | f Finfet (22nm) |
|-------------------|------------------|-----------------|
|-------------------|------------------|-----------------|

| Parameter            | Value   |
|----------------------|---------|
| Height of Fins       | 0.10um  |
| Thickness of oxide   | бnm     |
| Doping concentration | 1e + 19 |

**IV. 6T SRAM CIRCUIT DESIGN AND OPERATION** 

SRAM is a volatile memory it can retain data value as long as power supply has been ON. It is very reliable, and can easily access the data. In SRAM, Bit 0 or 1 is stored using two cross coupled inverters.



Fig.5 6 T SRAM

The cell has two stable states either 0 or 1 which is stored due to cross-coupling. There are two access transistors which are used to access the control during Read and Write operation. A 6T SRAM cell is required to optimize the device parameter to make the efficient SRAM using Read Delay, Write Delay, Leakage Power or SNM. Bit line is used for both read operation and write operation. The bit line is used to improve the noise margins. During Read cycle the bit lines become high and low by the inverter in the SRAM. Proper optimization of the Finfet parameter is needed to reduce the power dissipation, leakage power and this improves the stability. By increasing thickness of fins leads to reduction in Vd.

# 4.1. Standby mode (ckt in idle condition)

In standby mode word line is not active (word line=0), pass transistors PG1 and PG2 which connect 6T cell from bit lines are turned off. It means that cell cannot be processed. The two cross coupled inverters formed by PDN1- PDN2 will continue to feedback each other, till they are connected to the supply, and data will hold in the latch.

# 4.2. Read Mode (the data has been requested)

In read mode word line is active (word line=1). Word line enables both the pass transistor which will connect cell from the bit lines. Now values stored in nodes (node vla and vr) are transferred to the bit lines. Assume that 1 is stored at node vl so bit line will discharge through the driver transistor (PDN1) and the bit line will be pulled up through the Load transistors (PUP1) toward VDD, a logical 1. Design of SRAM cell requires read stability (do not disturb data when reading).

# 4.3. Write Mode (updating the content)

Assume that the cell is storing a 1 and we wish to write a 0. To do this, the bit line bar is set to 0V and bit line is set to VDD, and cell is selected by making the word line to VDD. Each of the inverters is designed so that PMOS and NMOS are matched, thus inverter threshold is set at VDD/2. If we wish to write 0 at node a,PG1 operates in saturation. Initially, its source voltage is 1. Drain terminal of PDN2 is initially at 1 which is pulled down by PG1 because pass transistor PG1 is stronger than PDN1. Now PDN2 turns on and PUP1 turns off, thus new value has been written which forces bit line bar lowered to 0V and bit line to VDD. SRAM to operate in write mode must have write-ability for which minimum bit line voltage is required to flip the state of the cell.



#### FINFET BASED SRAM PERFORMANCE MATRICS:-

SNM: The immunity of the cell to tolerate the switching into read operation is characterized by static noise margin (SNM).It is calculated through largest side of the square which is drawn inside the butterfly characteristic of the cross coupled inverter of SRAM. During the read operation(BL = BLB = Vdd) and WL =Vdd) SNM is the parameter to measure the stability of SRAM Bit cells. The SNM depends on the variation of Vth of transistor. If the value of Vth is high, the drive current is low making the write operation more difficult and it will increase the SNM. This problem is resolved by using high Vth device which can provide with a high derive current, higher SNM along with good writing stability. The SNM is most sensitive to threshold voltage fluctuation in the access & pull-down NMOSs and less sensitive to pull-up P-Finfet device. Read Delay: Read Delay occurs in allowing the bit line to discharge upto 10% of the peak value or the delay between the application of the WL signal and the response time of the sense amplifier.

**Write Delay :** Write Delay is a delay time between the activation of 50% of WL to when Qbar is 90% of its full swing. Propagation delay of INV1 and INV2 can find the write delay of SRAM. Data is applied to the bit line (BL and BLB) which is written into the cell. If desired voltage is applied into a bit line and word line is activated the node will get the value from the bit line. The access transistor is activated by applying the signal to the gate or applying logic '1' to word line WL. When sufficient voltage is applied at bit lines the word line is enabled and the node will get the value from the bit lines the word line is enabled and the node will get the value from the bit lines the word line.

| Table (4)Parameter of 6T SRAM Circuit | t |
|---------------------------------------|---|
|---------------------------------------|---|

| Parameter | Values |
|-----------|--------|
| Length    | 30nm   |
| Tfin      | 15nm   |
| Nfin      | 10     |
| NRS       | 1      |
| NRD       | 11     |

**Leakage Current:** Leakage current flows due to minority carriers. If the gate to source voltage Vgs is less than the threshold voltage Vt (Vgs < Vt ) then the current flow from drain to source constitutes sub- threshold leakage. The drain current depends exponentially on the gate to source voltage in sub – threshold region and is given by eq (1)Id=

exp(Vgs/Vt) where Vt =KT/Q.....(1) Leakage current flows when transistor is in OFF state.

#### **V. RESULT AND DISCUSSION**

In 6T SRAM the objective is how to reduce the leakage power, delay, and increase derive current for SNM in comparison to CMOS design. The differences are seen in comparison table. The leakage power is reduced to almost one fourth in Finfet SRAM and the delay is slightly changed because of circuit design in both cases ,either 6T Finfet SRAM, or 6T CMOS SRAM. SNM value is also increased due to increasing the number of fins and thickness of fin.

| Parameter     | Cmos SRAM<br>design(32nm) | Finfet SRAM<br>design( 32nm) |
|---------------|---------------------------|------------------------------|
| SNM           | 271.06                    | 432.52                       |
| Read delay    | 3.8ns                     | 4.82ns                       |
| Write delay   | 88.9ns                    | 72.23ns                      |
| Leakage power | 212 nw(V=1v)              | 30.87nw(V=1v)                |

Table (5) Comparison chart



Fig. 7 Read delay





Fig.8 Write delay

### **VI. CONCLUSION**

In this paper the problem of short channel effect, power dissipation, leakage power is reduced due to use of Finfet device. It increases the chip area and transistor density by using Fin like structure. In this paper we perform the Finfet device simulation on TCAD ,variation of parameters is done and the optimized result is calculated regarding derive current of Finfet .6T SRAM circuit is also designed to find the optimized result of SNM, delay ,leakage power which can make the circuit efficient in their working.

### REFERENCES

- [1]. Balwinder raj, A. K sexena "Nano scale FINFET based SRAM cell design: Analysis of performance matrix, process variation, Underlapped finfet and Temperature effect. IEEE Circuit and System magazine, pp 39 -50. SEPTEMBER 2011.
- [2]. Nidhi sharma "A novel technique of leakage power reduction in 9T SRAM design in FinFET technology"IEEE,2016 6TH International conference,pp 737-743, july 2016.
- [3]. Alexandra L. Zimpeck "FinFET Cells with Different Transistor Sizing Techniques against PVT Variations" IEEE ,2016 International symposium ,PP 43- 47, 11 AUG 2016.
- [4]. Venkata P. Yanambaka "Process Variation Analysis and Optimization of a FinFET based VCO" Volume 30 Issue 2, IEEE Transactions on Semiconductor Manufacturing, pp 2-8, MAY 2017.
- [5]. Ramachandran Muralidhar "A Comparison of Short-Channel Control in Planar Bulk and Fully Depleted
- [6]. Devices", IEEE Electron Device Letters, VOL. 33, NO. 6, pp 776-778, JUNE 2012.
- [7]. Zhichao Lu and Jerry G "Short-Channel Effects in Independent-Gate FinFETs", IEEE Electron Device Letters, VOL. 28, NO. 2,PP 145-147, FEBRUARY 2007.